Junctionless Fet



Junctionless tunnel FET with metal-insulator transition material. Field effect transistor structures using germanium nanowires.

  • A junctionless field effect transistor on an insulating layer of a substrate includes a fin made of semiconductor material doped with a dopant of a first conductivity type. A channel made of an epitaxial semiconductor material region doped with a dopant of a second conductivity type is in contact with a top surface of the fin. An insulated metal gate straddles the channel.
  • Junctionless FETs proposed in prior work have been targeted as CMOS replacement devices with the assumption that CMOS circuit styles and paradigms for interconnection will be preserved intact. However, the operating principles of junctionless devices may be applied to nanofabrics as well. In this paper, we propose junctionless xnwFETs for NASICs.
  • High Electron Mobility Transistor — HEMT stands for High Electron Mobility Transistor, and is also called heterostructure FET (HFET) or modulation.
  • This research examined the electrical characteristicsof a conventional junctionless silicon-on-insulator (SOI-JL) and aSOI hybrid P/N fin channel JL thin film transistor (SOI-H-JL)using a simulation with gate lengths from 60 nm to 10 nm. Theinterface location of the SOI-H-JL has a depletion region of aparallel channel, which influences the effective thickness of thechannel.
FET
полевой транзистор

English-Russian dictionary of mechanical engineering and automation. - RUSSO. B.S. Voskoboinikov, V.L. Mitrovich. 2003.

Смотреть что такое 'FET' в других словарях:

  • Fet — Blason de Fet Localisation de Fet dans le Akershus … Wikipédia en Français

  • Fet — Fet, v. t. [OE. fetten, feten, AS. fetian; akin to AS. f[ae]t a journey, and to E. foot; cf. G. fassen to seize. [root] 77. See {Foot}, and cf. {Fetch}.] To fetch. [Obs.] [1913 Webster] And from the other fifty soon the prisoner fet. Spenser.… … The Collaborative International Dictionary of English

  • FET — can mean: *Falkirk Environment Trust *Family Effectiveness Training *Fast Expression Templates *Federation of Environmental Technologists *FET, a Mazda piston engine *Field effect transistor in electronics *Flaming Eternity *Free Evolutionary… … Wikipedia

  • FET — Saltar a navegación, búsqueda FET puede referirse a: Falange Española Tradicionalista y de las JONS, el nombre del partido único de la España franquista; Field effect transistor, transistor de efecto campo en inglés. Obtenido de FET Categoría:… … Wikipedia Español

  • fet´id|ly — fet|id «FEHT ihd, FEE tihd», adjective. smelling very bad; stinking. SYNONYM(S): malodorous, noisome. Also, foetid. ╂[< Latin foetidus < foetēre to smell] –fet´id|ly, adverb. –fet´id|ness, noun … Useful english dictionary

  • fet|id — «FEHT ihd, FEE tihd», adjective. smelling very bad; stinking. SYNONYM(S): malodorous, noisome. Also, foetid. ╂[< Latin foetidus < foetēre to smell] –fet´id|ly, adverb. –fet´id|ness, noun … Useful english dictionary

  • Fet — Fet, p. p. of {Fette}. Fetched. [Obs.] Chaucer. [1913 Webster] … The Collaborative International Dictionary of English

  • Fet — Fet, n. [Cf. feat, F. fait, and It. fett? slice, G. fetzen rag, Icel. fat garment.] A piece. [Obs.] Dryton. [1913 Webster] … The Collaborative International Dictionary of English

  • FET — steht für: Fachgesellschaft für Ernährungstherapie und Prävention Feldeffekttransistor in der Elektronik aus radioaktivem Fluor 18 hergestelltes Fluorethyltyrosin, ein Tracer für die Positronen Emissions Tomographie (PET) in der Nuklearmedizin… … Deutsch Wikipedia

  • fet — fȅt [b] (II)[/b] m DEFINICIJA tisk. podebljani, masni tisak; bold ETIMOLOGIJA vidi fet [b] (I)[/b] … Hrvatski jezični portal

  • fet|tu|ci|ne — fet|tuc|cine or fet|tu|ci|ne «FEHT uh CHEE nee», noun. 1. Italian noodles, made in strips or ribbons; flat, thin noodles. 2. a dish of such noodles, prepared with butter, cheese, and sometimes cream. ╂[< Italian fettuccine, plural of… … Useful english dictionary

Книги

  • Tunnel Field-effect Transistors (TFET). Modelling and Simulation, Rajat Vishnoi. Research into Tunneling Field Effect Transistors (TFETs) has developed significantly in recent times, indicating their significance in low power integrated circuits. This book describes the… ПодробнееКупить за 7964.88 рубэлектронная книга
  • The collection of romances for medium and high voices on lyrics by A A Fet Accompanied by piano Сборник романсов для средних и высоких голосов на стихи А А Фета В сопровождении фортепиано Ноты, Быстров А.. Романсы современного композитора А. В. Быстрова предназначены для средних и высоких голосов. Роль фортепиано, за исключением некоторых мест, не сводится к аккомпанированию. В фортепианной… ПодробнееКупить за 398 руб
  • Lettres de mon moulin, Alphonse Daudet. Le Sous-Pr&# 233;fet aux champs, Le Cur&# 233; de Cucugnan, La Ch&# 232;vre de M. Seguin: comme La Fontaine, Grimm ou Perrault, Daudet poss&# 233;dait le don supr&# 234;me du conteur qui est… ПодробнееКупить за 382 руб
Другие книги по запросу «FET» >>
Double gate junctionless fet

NANOSYSTEMS: PHYSICS, CHEMISTRY, MATHEMATICS, 2017, 8 (1), P. 75-78

Simulation of DIBL effect in junctionless SOI MOSFETs with extended gate

A. E. Atamuratov1, M. Khalilloev1, A. Abdikarimov1, Z. A. Atamuratova1, M. Kittler2, R. Granzner2, F. Schwierz2

1Urganch State University, Kh. Olimjan, 14, Urganch, 220100, Uzbekistan 2Technical University of Ilmenau, Ehrenbergstrasse, 29, 98693 Ilmenau, Germany

atabek.atamuratov@yahoo.com, frank.schwierz@tu-ilmenau.de PACS 85.30.Tv DOI 10.17586/2220-8054-2017-8-1-75-78

Short channel effects such as DIBL are compared for trigate SOI Junctionless MOSFET with extended and non-extended lateral part of the gate. A trigate SOI JLMOSFET with gate length Lgate, a silicon body width Wtin and thickness of 10 nm are simulated. In order to calculate the DIBL, the transfer characteristics of JLMOSFETs was simulated at a donor concentration of 5 • 1019 cm-3 in the silicon body. The equivalent oxide thicknesses of the HfO2 gate insulator used in simulation was 0.55 nm. Simulation result showed the DIBL for the trigate JLMOSFET depended on the length of the lateral part of the gate Lext. DIBL is high for devices with gates having extended lateral parts. This is a result of parasitic source (drain)-gate capacitance coupling which is higher for longer Lext.

Keywords: Junctionless MOSFET, DIBL, parasitic capacitance.

Received: 8 July 2016 Revised: 30 August 2016

1. Introduction

In very short-channel MOSFET devices (L = 10 nm or less) the formation of ultra-sharp source and drain junctions imposes orders of magnitude of variation in doping concentration over a distance of a few nanometers. Such concentration gradients impose drastic conditions on doping techniques and thermal budget. To avoid these conditions, recently, junctionless MOSFETs have been proposed [1,2]. The proposed devices would be fabricated without the need for forming junctions. Since the channel doping concentration and type are the same as in the source and drain extensions, there would be no doping concentration gradient, and therefore, no impurity diffusion during thermal processing steps. This should tremendously relax the thermal budget. The electrical characteristics of JLMOSFETs are identical to those of normal MOSFETs, however, the physics is quite different [3].

The main problems associated with MOSFET scaling are different effects which tend degrade device characteristics. Among the more important ones are: technological variability of parameters [4], short channel effects [5], influence of single defects in oxide or oxide-semiconductor interface [6]. The use of multiple-gate topologies significantly enhances the electrostatic integrity of the device and provides increased immunity from SCEs [7], however, in many simulation studies connected with short channel effects research do not take consider parasitic capacitance. In this work, the DIBL effect for trigate SOI Junctionless MOSFET with a gate length of 10 nm has been investigated in 3D simulation and the influence of parasitic capacitance connected with gate lateral extensions was considered.

In many practical cases for Integrated Circuits (MOSFET memory, CMOS based logic gates) a linear array of MOSFETs (Fig. 1), instead of single device, is used. In these cases all MOSFETs in a line can be covered by a common gate. This can lead to the extension Lext of the lateral part of MOSFET's gate in the line compared to the gate of the single MOSFET (Fig. 2, a, b). The extended gate can alter the parasitic capacitances, and as a consequence, change the short channel effects in the nanometer MOSFET. For estimation of the influences of the extension of the gate lateral part on short channel effects, the DIBL effect in trigate SOI JLMOSFET with extended and unextended gates have been compared. For simulations, an Advanced TCAD Sentaurus device simulator has been used [8].

2. Results of simulation and discussion

A trigate SOI JLMOSFET with gate length Lgate = 10 nm and with silicon body width Wfin = 10 nm (Fig. 2) are simulated. We have considered transistors with an unextended gate as a simple contact (Fig. 2a) and with the extended polysilicon gate (Fig. 2b). The equivalent oxide thicknesses of the HfO2 gate insulator used in simulation was 0.55 nm.

Fig. 1. SOIJLMOSFETs in the line

(a) -* (b)

Fig. 2. Trigate SOI JLMOSFET with not extended (a) and extended (b) gate

For calculation of DIBL, we simulated transfer characteristics of JLMOSFETs with donor concentration in silicon layer 5 • 1019 cm-3, an active layer thickness Tsi = 10 nm. DIBL was calculated as change of threshold voltage per 1 V changing of drain voltage. The transfer characteristics were simulated for Vds = 0.05 V and 0.75 V. In Fig. 3 the transfer characteristics for the trigate JLMOSFETs with extended and unextended lateral gate part are shown. Id-Vg characteristics in Fig. 3 shows lateral extending of the gate leads to a change in the threshold voltage. DIBL effect are different for trigate SOI JLMOSFETs with extended and unextended gates. The value is higher in case of trigate JLMOSFETs with extended gate in all the considered range of Lext (Fig. 4). It means that in the cases of trigate; for MOSFET with unextended gate, the threshold voltage was more controlled by the gate than by drain voltage. Such behavior for DIBL might cause additional change in the source (drain)-gate parasitic capacitance (Fig. 5) of the device structure.

Junctionless Tunnel Fet

In the considered case, an additional potential is induced in the source (drain) part of substrate by the lateral part of the gate through the parasitic source (drain)-gate capacitance coupling. It is expected that this influence is higher at high parasitic coupling capacitance. The parasitic source (drain)-gate capacitance can be considered as capacitance between two perpendicular bodies, i.e. the device's silicon body and gate (Fig. 5). This parasitic capacitance may be estimated using the non-parallel thick-plate capacitor approach [9]. According to this methodology, the parasitic capacitance is proportional to ln(1 + l/d), where l may be considered as a length of the gate extension Lext, and d is some constant. As it can be seen from the expression, with increasing gate extension, the parasitic capacitance, as well as its influence on the source (drain) potential, is increased logarithmically and should reach saturation at higher gate extensions, Lext. Such dependence is coordinated with the dependence of

Fig. 3. Transfer characteristics for tri-gate JLMOSFETs with extended and not extended lateral part of gate, Vds = 0.75 V

Fig. 4. DIBL dependence on length of lateral extension of the gate Lext

Fig. 5. Trigate JLMOSFET with the indicated source(drain)-gate parasitic capacitance Csg

DIBL on the gate lateral extension Lext, which is shown in Fig. 4. In Fig. 6, potential distributions from source end to drain end along the center of silicon body for different Lext at drain-source voltage Vds = 50 mV are shown. As it is seen from the figure the potential barrier between source and drain is lowered with increasing the lateral gate extension Lext. In addition, the potential barrier between the source and drain also depends on drain-source voltage, too (see Fig. 7). In Fig. 7, the potential barrier was shown to change more for high Lext with the same change of Vds. Such behavior of potential in the body results in DIBL dependence on the Lext which is shown in Fig. 4.

3. Conclusion

Simulation of SOI JLMOSFET with a gate length of 10 nm, silicon body thicknesses and width of 10 nm shows that short channel effects such as DIBL for trigate devices with extended lateral gate portions are higher than those of the devices not having extended gates. The difference of DIBL for the devices with extended and unextended gates depends on lateral extension of gate Lext and it occurs as a result of the influence of parasitic source (drain)-gate capacitance to the device body potential.

0;54

0 5 10 15 20 25 30 distance between source and drain [nm]

Fig. 6. Potential distribution along center of transistor's substrate from source end to drain end at different gate lateral extensions

1,3 -,

— • — Vds=750 mV L =5 nm J

Ext

0 ' 5 ' 10 ' 15 20 ' 25 30

distance between source and drain [nm]

Fig. 7. Potential distribution along center of transistor's body from source end to drain end at gate lateral extensions 1 nm and 5 nm for Vds = 50 mV and Vds = 750 mV

Double Gate Junctionless Fet

References

[1] Park J.-T., Colinge J.-P., Diaz C.H. Pi-Gate SOI MOSFET. IEEE Electron Device Letters, 2001, 22 (8), P. 405-406.

[2] Lee C.-W., et al. Performance estimation of Junctionless multigate transistors. Solid-State Electronics, 2009, 54, P. 97-103.

[3] Colinge J.-P. Conduction mechanisms in thin-film, accumulation-mode p-channel SOI MOSFETs. IEEE Trans. Electron Devices, 1990, 37, P. 718.

[4] Abdikarimov A., Indalecio G., et al. Influence of device geometry on electrical characteristics of a 10.7 nm SOI-FinFET. Proceeding of the 17th International Workshop on Computational Electronics (IWCE-17), Paris, France, 3-6 June 2014, P. 247-248.

[5] Veeraraghavan S., Fossum J.G. Short-channel effects in SOIMOSFETs. IEEE Transactions on Electron Devices, 1989, 36 (3), P. 522-528.

Junctionless Fet

[6] Atamuratov A.E., Aminov U.A., et al. The lateral capacitance of nanometer MNOSFET with a single charge trapped in oxide layer or at SiO2 - SI3N4 interface. Nanosystems: Physics, Chemistry, Mathematics, 2015, 6 (6), P. 837-842.

[7] Ferain I., Colinge C.A., Colinge J.-P. Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors. Nature, 2011, 479, P. 310-316.

[8] URL: http://www.synopsys.com.

[9] Bueno-Barrachina J.M., Caüas-Penuelas C.S., Catalan-Izquierdo S. Capacitance Evaluation on Non-parallel Thick-Plate Capacitors by Means of Finite Element Analysis. Journal of Energy and Power Engineering, 2011, 5, P. 373-378.